Multiprocessor System-on-Chip
(Sprache: Englisch)
This book evaluates strategies for future system design in multiprocessor system-on-chip (MPSoC) architectures. It examines both hardware design and integration of new development tools as well as novel trends in MPSoC design.
Leider schon ausverkauft
versandkostenfrei
Buch
159.99 €
Produktdetails
Produktinformationen zu „Multiprocessor System-on-Chip “
This book evaluates strategies for future system design in multiprocessor system-on-chip (MPSoC) architectures. It examines both hardware design and integration of new development tools as well as novel trends in MPSoC design.
Klappentext zu „Multiprocessor System-on-Chip “
Improving future electronic system performance can only be achieved by exploiting parallelism on all system levels. Multicore architectures offer a better performance/Watt ratio than single core architectures with similar performance. Combining multicore and coprocessor technology promises extreme computing power for highly CPU-time-consuming applications. FPGA-based accelerators not only offer the opportunity to speed up an application by implementing their compute-intensive kernels into hardware, but also to adapt to the dynamical behavior of an application.This book describes strategies for future system design in multiprocessor system-on-chip (MPSoC) architectures. Both hardware design and integration of new development tools are discussed. Novel trends in MPSoC design, combined with reconfigurable architectures are a main topic of concern. The main emphasis is on architectures, design-flow, tool-development, applications and system design. This book deals with key issues such as on-chip communication architectures, integration of reconfigurable hardware, and physical design of multiprocessor systems. Provides a state-of-the-art overview of system design using MPSoC architectures; Describes current trends in on-chip communication architectures; Offers extensive coverage of system design integrating MPSoC architectures with reconfigurable hardware; Includes coverage of challenges in physical design for multi- and manycore hardware architectures.
Inhaltsverzeichnis zu „Multiprocessor System-on-Chip “
Part 1: - Application Mapping and Communication
- Infrastructure: Virtualization in NOCs--Enhanced MPSOC
- Robustness and Performance
- Verification
- HW Support to Exploit Parallelism in Homogeneous and Heterogeneous Multicore System-on-Chip
- PALLAS: Mapping Applications onto Manycore
Part 2:
- Reconfigurable Hardware in Multiprocessor Systems: Adaptive Multiprocessor
- System on Chip Architecture
- Designing FPGA Systems with Many Processors
Part 3:
- Physical Design of Multiprocessor Systems: Design tools and methods for chip physical design
- Challenges in Physical Design for Multi- and Manycore Hardware Architectures
Autoren-Porträt
Michael Hübner, geboren 1968, arbeitete als Keramiker, Logistiker und freiberuflicher Webdesigner, bevor er das Schreiben für sich entdeckte. Sein erster Thriller war ein großer Lesererfolg und wurde in zahlreichen Foren und Blogs gelobt. Michael Hübners zweite Leidenschaft gilt der Fotografie und dem digitalen Bearbeiten von Bildern. Er lebt mit seiner Frau und drei Töchtern in der Nähe von Koblenz.
Bibliographische Angaben
- 2010, 270 Seiten, Maße: 16,5 x 24 cm, Gebunden, Englisch
- Herausgegeben:Hübner, Michael; Becker, Jürgen
- Herausgegeben: Michael Hübner, Jürgen Becker
- Verlag: Springer, New York
- ISBN-10: 1441964592
- ISBN-13: 9781441964595
Sprache:
Englisch
Kommentar zu "Multiprocessor System-on-Chip"
0 Gebrauchte Artikel zu „Multiprocessor System-on-Chip“
Zustand | Preis | Porto | Zahlung | Verkäufer | Rating |
---|
Schreiben Sie einen Kommentar zu "Multiprocessor System-on-Chip".
Kommentar verfassen