Wafer-Level Chip-Scale Packaging
Analog and Power Semiconductor Applications
(Sprache: Englisch)
Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are...
Jetzt vorbestellen
versandkostenfrei
Buch (Gebunden)
160.49 €
Produktdetails
Produktinformationen zu „Wafer-Level Chip-Scale Packaging “
Klappentext zu „Wafer-Level Chip-Scale Packaging “
Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Since the analog and power electronic wafer level packaging is different from regular digital and memory IC package, this book will systematically introduce the typical analog and power electronic wafer level packaging design, assembly process, materials, reliability and failure analysis, and material selection. Along with new analog and power WLCSP development, the roleof modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical and stress modeling methodologies is also presented in the book.
Inhaltsverzeichnis zu „Wafer-Level Chip-Scale Packaging “
Chapter 1. Demand and Challenges for Wafer Level Analog and Power PackagingChapter 2. Fan-In Analog Wafer Level Chip Scale Package
Chapter 3. Fan-Out Analog Wafer Level Chip Scale Package
Chapter 4. Wafer Level Analog Chip Scale Package Stackable Design
Chapter 5. Wafer Level Discrete Power MOSFET Package Design
Chapter 6. Wafer Level Packaging TSV/Stack die for Integration of Analog and Power Solution
Chapter 7. Thermal Management, Design, Analysis for WLCSP
Chapter 8. Electrical and Multi-Physics Simulations for Analog and Power WLCSP
Chapter 9. WLCSP Typical Assembly Process
Chapter 10. WLCSP Typical Reliability and Test
Bibliographische Angaben
- Autoren: Shichun Qu , Yong Liu
- 2015, 2015, XVII, 322 Seiten, 256 farbige Abbildungen, Maße: 16 x 24,1 cm, Gebunden, Englisch
- Verlag: Springer, Berlin
- ISBN-10: 149391555X
- ISBN-13: 9781493915552
- Erscheinungsdatum: 11.09.2014
Sprache:
Englisch
Pressezitat
"Wafer Level Chip-Scale Packaging by Qu, Shichun, Liu, Yong presents good technical insights of wafer-level chip scale packaging (WLCSP) technology, suitable for both industry and academic practitioners. ... It is a good reference to demonstrate the alternate wafer-level chip scale packaging, and can serve as a very informative technical reference. ... The book is valuable as a learning tool for WLCSP and its clear relevance to real-world industry practices make it useful for both students and reliability practitioners." (Chong Leong Gan and Uda Hashim, Microelectronics Reliability, August, 2015)
Kommentar zu "Wafer-Level Chip-Scale Packaging"
0 Gebrauchte Artikel zu „Wafer-Level Chip-Scale Packaging“
Zustand | Preis | Porto | Zahlung | Verkäufer | Rating |
---|
Schreiben Sie einen Kommentar zu "Wafer-Level Chip-Scale Packaging".
Kommentar verfassen