Digit-Serial Computation
(Sprache: Englisch)
The sampling rates for digital signal processing (DSP) in such applications as speech, telephony, mobile radio, video, radar and sonar, ranges from 10 kHz to 100 MHz. Real-time implementation of such systems requires design of hardware that can process...
Leider schon ausverkauft
versandkostenfrei
Buch (Kartoniert)
208.60 €
Produktdetails
Produktinformationen zu „Digit-Serial Computation “
The sampling rates for digital signal processing (DSP) in such applications as speech, telephony, mobile radio, video, radar and sonar, ranges from 10 kHz to 100 MHz. Real-time implementation of such systems requires design of hardware that can process signal samples as these are received from the source, rather than storing them in buffers for batch-mode processing. Efficient implementation of DSP hardware demands a study of families of architectures and styles, selecting an appropriate architecture for a specific application. Digit-Serial Computation is proposed as an appropriate design methodology when bit-serial systems cannot meet sampling rate requirements, and where bit-parallel systems require excessive hardware. A family of implementations can be obtained by changing the digit size parameter, allowing an optimum trade-off between throughput and size.
Digit-Serial Computation describes the architecture, and the design and layout methods used in Parsifal: the silicon compiler developed at GEC's Corporate R&D Laboratory. The structures architecture of digit-serial designs lends itself to automatic compilation from algorithmic descriptions. The book also goes on to discuss wider-ranging issues in digit-serial design in chapters on `folding' and `unfolding', as well as in chapters on systolic arrays, canonic-signed-digit number representation and carry-save arithmetic.
The book is an excellent source of reference and may be used as a text for an advanced course on the subject.
Digit-Serial Computation describes the architecture, and the design and layout methods used in Parsifal: the silicon compiler developed at GEC's Corporate R&D Laboratory. The structures architecture of digit-serial designs lends itself to automatic compilation from algorithmic descriptions. The book also goes on to discuss wider-ranging issues in digit-serial design in chapters on `folding' and `unfolding', as well as in chapters on systolic arrays, canonic-signed-digit number representation and carry-save arithmetic.
The book is an excellent source of reference and may be used as a text for an advanced course on the subject.
Klappentext zu „Digit-Serial Computation “
Digital signal processing (DSP) is used in a wide range of applications such as speech, telephone, mobile radio, video, radar and sonar. The sample rate requirements of these applications range from 10 KHz to 100 MHz. Real time implementation of these systems requires design of hardware which can process signal samples as these are received from the source, as opposed to storing them in buffers and processing them in batch mode. Efficient implementation of real time hardware for DSP applications requires study of families of architectures and implementation styles out of which an appropriate architecture can be selected for a specified application. To this end, the digit-serial implementation style is proposed as an appropriate design methodology for cases where bit-serial systems cannot meet the sample rate requirements, and bit-parallel systems require excessive hardware. The number of bits processed in a clock cycle is referred to as the digit-size. The hardware complexity and the achievable sample rate increase with increase in the digit-size. As special cases, a digit serial system is reduced to bit-serial or bit-parallel when the digit-size is selected to equal one or the word-length, respectively. A family of implementations can be obtained by changing the digit-size parameter, thus permitting an optimal trade-off between throughput and size. Because of their structured architecture, digit-serial designs lend themselves to automatic compilation from algorithmic descriptions. An implementation of this design methodology, the Parsifal silicon compiler was developed at the General Electric Corporate Research and Development laboratory.
Inhaltsverzeichnis zu „Digit-Serial Computation “
1 Digit-Serial Architecture.- 2 Digit-Serial Cell Design.- 3 Multipliers.- 4 Digit-Serial Input Language.- 5 Layout of Digit-Serial circuits.- 6 Scheduling.- 7 Digit-Serial Performance.- 8 Bit-Level Unfolding.- 9 The Folding Transformation.- 10 Wavelet Transform Architectures.- 11 Digit-Serial Systolic Arrays.- 12 Canonic Signed Digit Arithmetic.- 13 Online Arithmetic.
Bibliographische Angaben
- Autoren: Richard Hartley , Keshab K. Parhi
- 2012, Softcover reprint of the original 1st ed. 1995, XIII, 306 Seiten, Maße: 15,5 x 23,5 cm, Kartoniert (TB), Englisch
- Verlag: Springer, Berlin
- ISBN-10: 1461359856
- ISBN-13: 9781461359852
Sprache:
Englisch
Kommentar zu "Digit-Serial Computation"
0 Gebrauchte Artikel zu „Digit-Serial Computation“
Zustand | Preis | Porto | Zahlung | Verkäufer | Rating |
---|
Schreiben Sie einen Kommentar zu "Digit-Serial Computation".
Kommentar verfassen