Low Power Asynchronous Logic design for Viterbi Decoders
(Sprache: Englisch)
This book discusses the design of asynchronous logic and its importance in digital design. Most of the decoders designed and fabricated today are synchronous. The problem of clock skew is a major challenge in the synchronous design. Alternatively,...
Leider schon ausverkauft
versandkostenfrei
Buch
39.90 €
Produktdetails
Produktinformationen zu „Low Power Asynchronous Logic design for Viterbi Decoders “
Klappentext zu „Low Power Asynchronous Logic design for Viterbi Decoders “
This book discusses the design of asynchronous logic and its importance in digital design. Most of the decoders designed and fabricated today are synchronous. The problem of clock skew is a major challenge in the synchronous design. Alternatively, asynchronous systems are becoming familiar as they are not in need of global clock, as these systems are locally synchronized by means of communication protocols. Asynchronous VLSI architecture for a Viterbi decoder is designed using Quasi Delay Insensitive (QDI) templates and Differential Cascode Voltage Switch Logic (DCVSL). It gives an overview of asynchronous implementation.
Autoren-Porträt von T. Kalavathi Devi Sakthivel, Sakthivel Palaniappan
Sakthivel, T. Kalavathi DeviDr T. Kalavathi Devi completed her UG and PG in GCT, Coimbatore. Her areas of interest include VLSI Design, low power circuits, electronics system design. She has published papers in reputed journals and international conferences. She is a recipient of Best project guide award from ISTE New Delhi, also best researcher award from ASDF.
Bibliographische Angaben
- Autoren: T. Kalavathi Devi Sakthivel , Sakthivel Palaniappan
- 2018, 56 Seiten, Maße: 22 cm, Kartoniert (TB), Englisch
- Verlag: LAP Lambert Academic Publishing
- ISBN-10: 6139851297
- ISBN-13: 9786139851294
Sprache:
Englisch
Kommentar zu "Low Power Asynchronous Logic design for Viterbi Decoders"
0 Gebrauchte Artikel zu „Low Power Asynchronous Logic design for Viterbi Decoders“
Zustand | Preis | Porto | Zahlung | Verkäufer | Rating |
---|
Schreiben Sie einen Kommentar zu "Low Power Asynchronous Logic design for Viterbi Decoders".
Kommentar verfassen