Interconnect and Temperature Aware Unified Physical and High Level Synthesis
(Sprache: Englisch)
The exponential scaling in CMOS transistor sizes over the past three decades have enabled spectacular advances in integrated circuit technology, allowing the integration of more than a billion transistors in modern very large-scale integrated (VLSI)...
Leider schon ausverkauft
versandkostenfrei
Buch
96.25 €
Produktdetails
Produktinformationen zu „Interconnect and Temperature Aware Unified Physical and High Level Synthesis “
Klappentext zu „Interconnect and Temperature Aware Unified Physical and High Level Synthesis “
The exponential scaling in CMOS transistor sizes over the past three decades have enabled spectacular advances in integrated circuit technology, allowing the integration of more than a billion transistors in modern very large-scale integrated (VLSI) circuits. Over the last four decades, transistor scaling has followed Moore's law, and according to projections made by the International Technology Roadmap for Semiconductors (ITRS), minimum feature sizes are expected to reach 22nm by 2012. The primary drivers for transistor scaling are the associated benefits of lower system costs, improved performance, and system reliability.
However, continuous device and interconnect scaling trends in deep submicron designs have created new challenges for integrated circuit designers such as increased interconnect delays due to rising parasitic resistance and capacitance of on-chip wiring, increased on-chip power densities, and performance and reliability problems posed by on-chip thermal gradients and thermal-hotspots. Thus, the major challenge is in achieving reliable, high-performance system implementations, all the way from the micro-architecture level down to the layout level. In order to realize such an implementation, a unified physical-level and high-level synthesis method becomes paramount, to ensure predictability of HLS design flows and minimize design iterations.
Inhaltsverzeichnis zu „Interconnect and Temperature Aware Unified Physical and High Level Synthesis “
Introduction and Background.- Minimizing Interconnect Delays through Net-toplogy Aware High-Level Synthesis.- Layout-aware High-level Synthesis for Three-dimensional Integrated Circuits.- Crosstalk-aware High-level Synthesis for Macrocell-Based Designs.- Temperature-aware Unified Physical-level and High-level Synthesis.
Bibliographische Angaben
- Autoren: Vyas Krishnan , Srinivas Katkoori
- 2025, 1st ed. 2026., 250 Seiten, Maße: 15,5 x 23,5 cm, Gebunden, Englisch
- Verlag: Springer Netherlands
- ISBN-10: 9400718926
- ISBN-13: 9789400718920
- Erscheinungsdatum: 15.01.2015
Sprache:
Englisch
Kommentar zu "Interconnect and Temperature Aware Unified Physical and High Level Synthesis"
0 Gebrauchte Artikel zu „Interconnect and Temperature Aware Unified Physical and High Level Synthesis“
Zustand | Preis | Porto | Zahlung | Verkäufer | Rating |
---|
Schreiben Sie einen Kommentar zu "Interconnect and Temperature Aware Unified Physical and High Level Synthesis".
Kommentar verfassen