Performance Analysis of InP Based Hemt Devices in Nano Regime
Advanced device for sub millimeter wave applications
(Sprache: Englisch)
In silicon CMOS technology, scaling inhibits the device performance to a wide extent due to increased power dissipation and short channel effects. Therefore the need for alternative material and technology has become predominant for future devices in the...
Leider schon ausverkauft
versandkostenfrei
Buch
54.90 €
Produktdetails
Produktinformationen zu „Performance Analysis of InP Based Hemt Devices in Nano Regime “
Klappentext zu „Performance Analysis of InP Based Hemt Devices in Nano Regime “
In silicon CMOS technology, scaling inhibits the device performance to a wide extent due to increased power dissipation and short channel effects. Therefore the need for alternative material and technology has become predominant for future devices in the nanometer regime. As the device scaling continues to the sub 20 nm regime, III-V compound semiconductors based High Electron Mobility Transistors (HEMTs) have become promising candidates replacing Si-based devices for future VLSI applications. Also, these III-V compound HEMT have dominated the market with superior performance in terms of high reliability compared to other devices such as silicon nanowires and carbon nanotubes. III-V materials such as InGaAs, InAlAs, and InAs based HEMTs are favorable devices for THz range frequency applications. The choice of a proper channel material (InGaAs sub-channel / InAs composite channel) and optimization of channel thickness (TCH), Barrier thickness(TB) and a gate length (Lg) in HEMT structure create low crystal related lattice defects, improved mobility, high DC, and analog / RF performances.
Autoren-Porträt von Saravana Kumar R., Mohankumar N.
R., Saravana KumarDr. R. Saravana Kumar was born in Tamilnadu, India. He received the B.E degree in Electronics and Communication Engineering and M.E degree in Applied Electronics. He received the Ph.D degree in Information and Communication from Anna University, India. His research interests include Nanoelectronics, Low power devices, and Embedded system design.
Bibliographische Angaben
- Autoren: Saravana Kumar R. , Mohankumar N.
- 2020, 108 Seiten, Maße: 22 cm, Kartoniert (TB), Englisch
- Verlag: LAP Lambert Academic Publishing
- ISBN-10: 6200549982
- ISBN-13: 9786200549983
Sprache:
Englisch
Kommentar zu "Performance Analysis of InP Based Hemt Devices in Nano Regime"
0 Gebrauchte Artikel zu „Performance Analysis of InP Based Hemt Devices in Nano Regime“
Zustand | Preis | Porto | Zahlung | Verkäufer | Rating |
---|
Schreiben Sie einen Kommentar zu "Performance Analysis of InP Based Hemt Devices in Nano Regime".
Kommentar verfassen